

Article



# Neural-Network Based Modeling of I/O Buffer Predriver under Power/Ground Supply Voltage Variations

Malek Souilem <sup>1,2</sup>, Jai Narayan Tripathi <sup>3</sup>, Rui Melicio <sup>4,5,\*</sup>, Wael Dghais <sup>6</sup>, Hamdi Belgacem <sup>2,6</sup> and Eduardo M. G. Rodrigues <sup>7</sup>

- <sup>1</sup> École Nationale d'Ingénieurs de Sousse, Université de Sousse, Sousse 4054, Tunisia; malek.souilem@ua.pt
- <sup>2</sup> Laboratoire d'Electroniques et Microélectroniques, Université de Monastir, Monastir 5000, Tunisia; belgacem.hamdi@gmail.com
- <sup>3</sup> Department of Electrical Engineering, Indian Institute of Technology Jodhpur, Jodhpur 342037, India; jai@iitj.ac.in
- <sup>4</sup> IDMEC, Instituto Superior Técnico, Universidade de Lisboa, 1049-001 Lisboa, Portugal
- <sup>5</sup> ICT—Instituto de Ciências da Terra, Universidade de Évora, Rua Romão Ramalho 59, 7000-671 Évora, Portugal
- <sup>6</sup> Institut Supérieur des Sciences Appliquées et de Technologie de Sousse, Université de Sousse, Sousse 4003, Tunisia; waeldghais@ua.pt
- <sup>7</sup> Management and Production Technologies of Northern Aveiro—ESAN, Estrada do Cercal 449, Santiago de Riba-Ul, 3720-509 Oliveira de Azeméis, Portugal; emgrodrigues@ua.pt
- \* Correspondence: ruimelicio@gmail.com

**Abstract**: This paper presents a neural-network based nonlinear behavioral modelling of I/O buffer that accounts for timing distortion introduced by nonlinear switching behavior of the predriver electrical circuit under power and ground supply voltage (PGSV) variations. Model structure and I/O device characterization along with extraction procedure were described. The last stage of the I/O buffer is modelled as nonlinear current-voltage (I-V) and capacitance voltage (C-V) functions capturing the nonlinear dynamic impedances of the pull-up and pull-down transistors. The mathematical model structure of the predriver was derived from the analysis of the large-signal electrical circuit switching behavior. Accordingly, a generic and surrogate multilayer neural network (NN) structure was considered in this work. Timing series data which reflects the nonlinear switching behavior of the multistage predriver's circuit PGSV variations, were used to train the NN model. The proposed model was implemented in the time-domain solver and validated against the reference transistor level (TL) model and the state-of-the-art input-output buffer information specification (IBIS) behavioral model under different scenarios. The analysis of jitter was performed using the eye diagrams plotted at different metrics values.

**Keywords:** VLSI; I/O; behavioral modelling; IBIS; power supply induced jitter; nonlinear dynamic circuits; neural network; parametric modelling; system identification

# 1. Introduction

Signal and power integrity (SPI) simulation of high-speed mixed-signal I/O links is a fundamental task that designers perform and iterate until meeting the specification of timing and amplitude distortions. SPI involves the prediction of the impact of the supply voltage variations on the timing and amplitude distortions of the output signal propagating on package and PCB interconnects [1].

A behavioral model based on input-output buffer information specifications (IBIS) or other parametric and enhanced equivalent circuit approaches can be used in SPI simulation flow that balances the tradeoff between simulation time and computational resources with good accuracy [2,3]. Nevertheless, previous nonlinear behavioral modelling methodologies focus mainly on improving the modelling of the last-stage of the I/O buffer [4–7]. In fact, voltage-time (V-t) tables capturing the predriver's I/O timing distortions are extracted



Citation: Souilem, M.; Tripathi, J.N.; Melicio, R.; Dghais, W.; Belgacem, H.; Rodrigues, E.M.G. Neural-Network Based Modeling of I/O Buffer Predriver under Power/Ground Supply Voltage Variations. *Sensors* **2021**, *21*, 6074. https://doi.org/ 10.3390/s21186074

Academic Editor: Marco Carratù

Received: 22 July 2021 Accepted: 1 September 2021 Published: 10 September 2021

**Publisher's Note:** MDPI stays neutral with regard to jurisdictional claims in published maps and institutional affiliations.



**Copyright:** © 2021 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https:// creativecommons.org/licenses/by/ 4.0/). under fixed predriver's power and ground supply voltage (PGSV)  $V_{dd}/V_{ss}$  DC voltage. For this reason, an equivalent circuit or parametric behavioral modelling, which are generated under the above V-t conditions, will not accurately predict the predriver's output timing distortions, which are the input of the last-stage driver model. Moreover, this shortcoming limits the usage of the behavioral models when they are subjected to supply ripple voltage derived from frequency domain simulations [8–12].

For instance, PGSV variations at the predriver and last stage would distort the timing and the amplitude  $v_g(t)$  and  $v_2(t)$ , respectively, of the output voltage, as is illustrated in Figure 1. The arrows in Figure 1 highlight the nonlinear dynamic effects showed by the predriver and last stage since they are designed based on transistors. The black dashed arrows present the induced jitter by  $v_{dd_n}(t)$  and  $v_{ssd_n}(t)$  on  $v_g(t)$ , and the output voltage of the predriver and the blue dashed arrows present the induced jitter by  $v_{ddq_n}(t)$  and  $v_{ssq_n}(t)$ on  $v_2(t)$ , the output voltage of the driver.



**Figure 1.** I/O buffer block diagram with separate supply domains for predriver and last stage independently impacting the output timing and amplitude distortion.

The extrinsic linear PDN network effects can be simulated in frequency domains, while the nonlinear distortion effects induced by the I/O buffer currents are simulated in timedomain analysis. Therefore, Figure 2 depicts the integrated transient simulation flow of PGSIJ based on the determination of supply ripple noise from frequency domain analysis.



IBIS-like model for SPI analysis

**Figure 2.** Combined flow for PGSIJ transient simulation based on the determination of PGSV ripple noise from the frequency domain analysis.

By assuming that the switching current at the predriver,  $\{i_{H,p}(t), i_{L,p}(t)\}$ , and at the last stage level,  $\{i_H(t), i_L(t)\}$ , flow through the power delivery network (PDN) impedance,  $Z_{PDN,p}$  and  $Z_{PDN}$ , supply ripple can be determined in the frequency domain:  $v_{dd_n}(f) = Z_{PDN,p}(f) \cdot i_{Hp}(f)$  and  $v_{ddq_n}(f) = Z_{PDN}(f) \cdot i_H(f)$ . Then, the time-domain supply noise waveform can be determined via inverse fast Fourier transform (i.e.,  $FFT^{-1}$ ):

$$\begin{cases} v_{dd_n}(t) = FFT^{-1}[v_{dd_n}(f)] \\ v_{ddq_n}(t) = FFT^{-1}[v_{ddq_n}(f)] \end{cases}$$
(1)

Then, these voltages in (1) are injected to the I/O buffer behavioral model supply terminals at both predriver and last stage for predicting the SPI distortion of high-speed I/O links.

An example of the frequency domain analysis of the PDN impedance is shown in Figure 3a. The PDN is modelled as an RLC circuit representing the package and PCB RL model along with the die decoupling capacitance (i.e., C). The magnitude of the impedance plot shown in Figure 3b serves to identify the PDN resonance frequency and the bandwidth as well. Basically, PDN acts as a band-pass filter to the current activity generated by the random input bit sequence.



**Figure 3.** PDN frequency domain analysis. (**a**) AC PDN simulation setup. (**b**) PDN frequency domain profile showing resistive, inductive, and capacitive behavior.

This work aimed to provide improved IBIS predriver's modelling accounting for the worst-case P/G supply variations at the predriver stage. Accordingly, the highest P/G supply amplitude variations occurs as the period of bit pattern or current activity (i.e.,  $i_{Hp}(t)$  and  $i_{Lp}(t)$ ) hits the PDN resonance frequency of P/G supplies. For instance, the transient simulation setup, as shown in Figure 4a, illustrates the worst-case supply ripple time domain waveform induced by the IO buffer current activity modeled as a pulse signal with a 20 ns period (i.e.,  $T \cong 1/f_{res}$ ).



**Figure 4.** Worst-case supply ripple as IO buffer current activity period hits the PDN resonance frequency  $f_{res} = \frac{1}{2\pi\sqrt{LC}}$ . (a) Transient simulation setup. (b) Supply voltage time domain waveform.

As seen in Figure 4b, the worst-case supply voltage waveform leading to the highest peak-to-peak jitter performance was a sinusoidal like signal. Although, the worst P/G supply waveform and frequency contents also depend on PDN characteristics such as the bandwidth and whether it presents several resonance frequencies; this paper mainly focused on developing an enhanced parametric predriver nonlinear dynamic behavior modelling for capturing the amplitude and timing distortions, as PGSV shows multi-tone sinusoidal waveforms with the highest frequency and amplitude variations leading to the worst-case jitter distortions [13–16]. Experimental measurement and simulation of power integrity test-benches show that worst-case steady-state supply ripple waveforms behave as a distorted sinusoidal voltage waveform [13–16].

Hence, the proposed modelling methodology can be used in conjunction with frequency domain approaches for PGSIJ determination as depicted by integrated frequency and time domains flow as shown in Figure 2.

This work addressed the challenge of capturing the effect of PGSV noise applied on the stages of the driver (e.g., predriver and last stage) by investigating a neural-network (NN)-

based parametric model for modelling the predriver's timing and amplitude distortions, as it is powered independently from the last-stage one. The rest of the paper is organized as follows. Section 2 details the problem formulation. Section 3 describes the proposed modelling methodology. Section 4 presents the model implementation and validation results of the proposed model's interpolation and extrapolation under several test-case scenarios. Summary and conclusions are drawn in Section 5.

#### 2. Problem Formulation

The I/O device under modelling is composed of two stages: predriver and last stage. The predriver is composed by three cascaded CMOS inverters and the last stage is represented by one inverter. The predriver is separately powered by supply voltages  $(V_{dd}/V_{ss})$  from the last-stage ones  $(V_{ddq}/V_{ssq})$ . Both I/O buffer stages P/G supplies are assumed to allow  $\pm 10\% V_{dc}$  of ripple noise variations.

For illustration purposes, the I/O buffer transistor level (TL) circuit was simulated under two conditions. The first scenario assumed that I/O device is powered by a nominal (fixed voltage) PGSV, as shown in Figure 5a. The second scenario simulated the case where a sum of two tones of sinusoidal voltage signal sources are only connected at the predriver's stage PGSV terminals while last stage supplies are kept constant, as shown in Figure 5b. This analysis clearly demonstrates that the effect of timing and amplitude distortion of PGSV are induced by the predriver stage. The resulting driver output voltage,  $v_2(t)$ , under the above-described conditions is presented in Figure 6 and their respective eye diagrams are shown in Figure 7. The peak-to-peak (p2p) jitter under nominal and noisy cases are 17.15 ps and 197.519 ps, respectively. The eye height values under nominal and noisy cases are 2.38 V and 2.33 V, respectively.



**Figure 5.** Simulation setup used to evaluate the impact of PGSV variations at predriver stage; (a) nominal supply case (b) predriver's PGSV noise case.



**Figure 6.** (a) Comparison of  $v_2(t)$  timing waveforms in the nominal case (i.e., dc P/G supply) and predriver's PGSV noise cases, (b) a zoomed version of the rising and falling edges transition.



**Figure 7.** Comparison of the  $v_2(t)$  eye diagram in the ideal supply case and predriver's PGSV noise case.

The difference between the reference TL model and tow-piece IBIS-like behavioral models in predicting the output voltage timing distortion is due to the fact that the IBIS model mathematical formulation does not include the predriver's PGSV variations and, consequently, it fails to predict the predriver's I/O timing distortion under PGSV noise. Accordingly, the development of an improved parametric behavioral model of the active predriver's circuit was addressed in this work based on nonlinear dynamic NN, which extends the two-piece IBIS behavioral model to also account for the predriver's distortions under PGSV variations.

Moreover, the NN-based behavioral model enables surrogate approximation of nonlinear dynamic function with a good accuracy level. Indeed, the mathematical structure of a dynamic NN approach [5,17–19] has been explored in modeling a nonlinear I/O driver circuit defined by nonlinear differential equations, which is important for transient SPI analysis. For example, NN parametric models based on nonlinear system identification theory have been used to improve IBIS model for the last stage [19]. Furthermore, this modeling methodology accurately approximates the observed nonlinear dynamic memory effects from the identification electrical I/O signals without assuming a predefined equivalent circuit model template. This provides high modelling flexibility to cover a wide range of I/O buffer model design structures while disregarding the electrical physical details of the predriver or last-stage circuits. Moreover, several research works have demonstrated that the NN can yield better computational efficiency than traditional SPICE models [5,10–12,17,18].

## 3. Proposed Modelling Methodology

This section describes the generation of behavioral model of I/O buffer both stages under distinct PGSV variations. The block diagram of the proposed nonlinear behavioral modelling methodology of the predriver and last stage is presented in Figure 8. It shows the separate modelling steps of both drivers' stages and the interaction between them in collecting the identification signals for training the NN model to model the predriver's electrical behavior under PGSV variations. Accordingly, the global I/O buffer model structure is presented in Section 3.1. Sections 3.2 and 3.3 describe the modelling methodology of the equivalent-circuit last stage model and the NN-based predriver model to accurately predict the predriver's output STS under PGSV variations, respectively.



**Figure 8.** Block diagram of the I/O buffer behavioral modelling accounting for nonlinear dynamic distortion induced by the distinct P/G supplies of the predriver and last stage.

# 3.1. Model Structure

The standard multiport two-piece behavioral model structure, which describes the nonlinear dynamic electrical behaviors of the I/O buffer circuit, can be formulated mathematically by (2) and (3).

$$\begin{cases} i_2(t) = \sum_{k=L,H} W_k(t) \cdot I_k(t) \\ I_k(t) = F_k \left[ \mathbf{x}_k(t), \frac{d\mathbf{x}_k(t)}{dt} \right], \ k = L, H \end{cases}$$
(2)

The output current,  $i_2(t)$ , is expressed as a summation of two submodels modelling the pull-up (PU) and pull-down (PD) switching activities. Each submodel is formed by multiplying the last stage current extracted at dc input stage,  $I_k(t)$ , by the switching time signal (STS),  $W_k(t)$ , capturing the I/O predriver's timing distortions under fixed P/G supply. The PU and PD output voltage differences are defined as  $x_L(t) = v_2(t) - v_{ssq_n}(t)$  and  $x_H(t) = v_{ddq_n}(t) - v_2(t)$ , respectively. They are applied to the  $F_L(\cdot)$  and  $F_H(\cdot)$  functions that model the nonlinear dynamic output admittances of the driver's last stage under "L" and "H" input logic levels, respectively.

The large-signal equivalent circuit of the three-stage CMOS predriver's circuit is presented in Figure 9a. It is composed of cascaded I-V and C-V functions of each CMOS inverter. The output gate voltage,  $v_g(t)$ , of predriver's stage under PGSV variations can be formulated in continuous time domain as follows.

$$v_{g}(t) = G_{1}\left(G_{2}\left(G_{3}\left(v_{1}(t), \frac{dv_{1}}{dt}, v_{dd_{n}}(t), \frac{dv_{dd_{n}}(t)}{dt}, v_{ss_{n}}(t), \frac{dv_{ss_{n}}(t)}{dt}, \frac{dv_{g}}{dt}\right)\right)\right)$$
(3)

where  $G_1(\cdot)$ ,  $G_2(\cdot)$ , and  $G_3(\cdot)$  are multi-input single-output nonlinear functions that mathematically represent the nonlinear distortion induced by the each of the CMOS inverter stage forming the predriver's circuit. The derivative accounts for the capacitive coupling between input, output, and power/ground supply terminals. The continuous time domain formulation can be discretized (i.e.,  $dx/dt \cong (x(nTs) - x((n-1)Ts))/T_s$  and approximated as a direct formulation for a finite memory of the predriver's circuit. Accordingly, Figure 9b presents the proposed multilayer NN parametric model for the PU and PD predriver's switching activities under PGSV variations, which are also formulated in (4).



**Figure 9.** Multilayer NN-based nonlinear dynamic model representation approximating the largesignal equivalent circuit of three-stage CMOS predriver's circuit, (**a**) the predriver equivalent circuit, (**b**) the proposed multilayer NN model for the PU and PD STS under the PGSV variations.

The predriver model structure relating the STS,  $W_k(t)$ , to  $v_1(n)$ ,  $v_{dd_n}(n)$ , and  $v_{ss_n}(n)$  that mimic the I/O timing behavior of the predriver stage.

$$W_{k}(n) = G_{NN_{k}} \begin{pmatrix} v_{1}(n-D) & v_{1}(n-D-1) & v_{1}(n-D-m), \\ v_{dd_{n}}(n-D) & v_{dd_{n}}(n-D-1) & v_{dd_{n}}(n-D-m), \\ v_{ss_{n}}(n-D) & v_{ss_{n}}(n-D-1) & v_{ss_{n}}(n-D-m), \end{pmatrix} k = H, L$$
(4)

where  $G_{NNk}(\cdot)$  is a multiple-input single output nonlinear function that maps the relationship between  $W_k(t)$  and the instantaneous and previous samples of the  $v_1(n)$ ,  $v_{dd_n}(n)$ , and  $v_{ss_n}(n)$ . *m* represents the number of the delay steps considered for NN inputs and *D* represents the dead time difference determined between the output STS and the input voltage. The dead time *D* should be adequately identified to ensure the causality of the model.

Furthermore, NN multi-layer structure can be defined by the CMOS stage forming the predriver's circuit. For instance, if the number of the predriver's CMOS stage circuit is known a priori, the number of hidden layers can be determined. NN training can be an iterative process to optimize the number of hidden layers and their respective neurons while ensuring the convergence nonlinear optimization algorithm with the simplest NN structure with fewer neurons.

## 3.2. Last Stage Modelling

The last-stage model consists of summation of the conduction current modelled as current-voltage (I-V) and displacement of the current capacitance-voltage (C-V).

$$F_k(t) = IV_k(\mathbf{x}_k(t)) + CV_k(\mathbf{x}_k)\frac{d\mathbf{x}_k(t)}{dt}, \ k = L, H$$
(5)

This electrical model formulation, presented in (5), considers not only the static contribution of the PGSV fluctuation, but also the dynamic distortion introduced by the PU and PD capacitances, which are represented by the derivatives [5,10,20].  $IV_k$  (·) functions, that capture the PU and PD transistors in the linear and the nonlinear operating ranges, were extracted by means of voltage DC sweep as shown in Figure 10. I/O buffer supply voltage for both stages were kept constant while the output voltage source was swept between  $\left[-\cdot, V_{ddq} + \cdot\right]$  for different input voltages,  $v_1$ , state,  $v_1 = 0$ , and then  $v_1 = V_{dd}$ . The last-stage model (5) only considers the nonlinear dynamic behavior of the intrinsic effect of the active I/O buffer while the extrinsic effect of the PDN (RLC model) was reflected in the estimated supply ripple noise, as shown in Figure 3.



**Figure 10.** Last-stage I-V and C-V function extraction for the PU and PD devices. (**a**) DC simulation setup: I-V extraction. (**b**) AC simulation setup: C-V extraction.

Furthermore, the capacitance voltage functions  $s CV_K(\cdot)$  capture the dynamic distortions, which improve jitter prediction accuracy introduced by the PGSV variations. These functions were extracted via bias-dependent AC simulation at the driver's output while the input dc voltage was kept as low or high-logic levels as illustrated in Figure 10b. The AC simulation was mainly performed in two steps to identify the power capacitor  $CV_H(\cdot)$ and the ground capacitor  $CV_L(\cdot)$ . Firstly, the AC voltage source was connected to the last stage ground while the input  $V_{dc} = 0V$ . Then, it was connected to the power source of the driver last stage while  $V_{dc} = V_{dd}$ , presented by the dashed line.

It is worth noting the perturbation assumption of the P/G voltage, where linear approximation of the I-V functions can be used because the biasing region of the PU and PD transistors of the driver's last stage will not be severely affected. Therefore, a small-signal transistor model for P/G-induced jitter can be used by including the linear capacitive effects [19].

#### 3.3. Predriver Modelling

For the predriver's model extraction setup, a transient simulation was performed in the first place. As is demonstrated in Figure 11, the input signal  $v_1(t)$  is presented by a random bit sequence and the applied P/G supply,  $v_{dd_n}(t)$  and the  $v_{ss_n}(t)$ , are defined as follows:

$$v_{dd\_n}(t) = V_{DC} + \sum_{i} a_{di} \sin(2\pi \cdot f_{di} \cdot t)$$
$$v_{ss\_n}(t) = \sum_{i} a_{si} \sin(2\pi \cdot f_{si} \cdot t)$$
(6)

where  $a_{di}$  and  $a_{si}$  are the amplitudes and  $f_{di}$  and  $f_{si}$  are the noise frequencies. While the driver last stage supplies were kept constant to retrieve only switching identification time series signals  $\{v_1(t), v_{dd_n}(t), v_{ss_n}(t), i_2(t), v_2(t)\}$  under two loading conditions (i.e., load (a) is  $V_{dc} = V_{DD}$  and load (b)  $V_{dc} = 0V$ ) that reflect the predriver's timing distortion under PGSV variations.



Figure 11. Transient simulation for the predriver STS extraction setup.

To ensure a good modeling process, it is crucial to verify the coverage area of the  $v_{dd_n}(t)$  voltage variations vs. the  $v_{ss_n}(t)$  voltage variations. Once the driver's last model

(5) was generated, time series data recorded under two loading conditions from Figure 11 were used to determine the STS,  $W_H(t)$ , and  $W_L(t)$  by linear inversion presented in (7):

$$\begin{bmatrix} W_H(t) \\ W_L(t) \end{bmatrix} = \begin{bmatrix} F_{L_a}(t) & F_{Ha}(t) \\ F_{L_b}(t) & F_{Hb}(t) \end{bmatrix}^{-1} \begin{bmatrix} i_a(t) \\ i_b(t) \end{bmatrix}$$
(7)

where  $F_{L_a}$ ,  $F_{H_a}$ , and  $i_a$  are the extracted data corresponding to the load (a) and  $F_{L_b}$ ,  $F_{H_b}$ , and  $i_b$  correspond to the load (b).

After causing the STS to reflect the predriver's distortions under PGSV variations, NN-model's parameters or coefficients were identified based on non nonlinear optimization back-propagation algorithm (i.e., Levenberg-Marquart) [5,6,17].

# 4. Model Implementation and Validation Results

The proposed modelling framework was validated with extracted data from I/O buffer TL circuit dc, ac, and transient simulations. Two I/O buffer's technologies and topologies were considered in this validation. For the predriver's model validation, a 0.35  $\mu$ m TSMC CMOS multistage I/O buffer was considered to perform model's extraction and validation. In this case, last stag's PGSV are kept constant; therefore, only the PSIJ from the predriver is considered. Additionally, I/O buffer circuit with slew rate control based on fully depleted silicon on insulator (FDSOI) 28-nm technology was used to extract behavioral models and validate the global model performance under PSIJ from both predriver's and last-stage electrical circuits.

Look-up tables (LUTs) were used to implement the last-stage PU and PD, I-V and C-V functions. Extracted coefficient of the NN-based parametric model using hyperbolic tangent activation functions was implemented in the MATLAB Simulink time-domain solver tool as shown in Figure 12. Two NN-based parametric submodel structures,  $G_{NNk}(\cdot)$ , were trained to extract the coefficient (e.g., parameters) of the multilayer NN algorithm. The NN structure is mainly composed by two hidden layers with four neurons in each layer. The different parameters used for the NN-based model construction is presented in Table 1.



**Figure 12.** I/O buffer implementation in Simulink considering PGSV variations applied on the predriver and on the last stage separately.

During the identification stage of the NN-based parametric model, a different number of hidden layers and a different number of neurons per layer were tested in order to ensure better tradeoff between model's complexity and accuracy. Moreover, to evaluate the model accuracy and performance, different validation setups were performed and are detailed in the next subsections.

| Parameters             | Values |
|------------------------|--------|
| Ts: sampling time (ps) | 8      |
| m (ps)                 | 3.Ts   |
| D (ps)                 | 150.Ts |
| Training epochs        | 200    |

Table 1. NN-based model parameters.

# 4.1. Predriver Model Validation

The first validation setup consists of evaluating the performance of the proposed driver's modelling. Therefore, we carried out a comparative study between the extracted  $W_k(t)$  from TL circuit V-t data and the estimated one using the current modeling methodology in two different conditions. Two test cases of validation data were used to evaluate the interpolation and extrapolation capabilities of the extracted model, and Figure 13 illustrates the coverage area of the  $v_{dd_n}(t)$  vs.  $v_{ss_n}(t)$  data used in the extraction along with both interpolation and extrapolation test cases. Table 2 presents the used data in the two different validation scenarios.



*Extraction Interpolation case Extrapolation case* 

**Figure 13.** Coverage area of  $v_{dd_n}(t)$  vs.  $v_{ss_n}(t)$  for the extraction setup, interpolation case, and extrapolation case.

| Parameters                          | Test Case 1 | Test Case 2 |
|-------------------------------------|-------------|-------------|
| <i>a</i> <sub>d1</sub> (V)          | 0.1         | 0.3         |
| <i>f</i> <sub><i>d</i>1</sub> (MHz) | 90          | 75          |
| <i>a</i> <sub>s1</sub> (V)          | 0.1         | 0.25        |
| <i>f</i> <sub>s1</sub> (MHz)        | 80          | 80          |

**Table 2.** PGSV parameters used to validate the proposed model under interpolation (test case 1) and extrapolation (test case 2).

**Test case 1:** The PGSV's amplitudes which were applied to the predriver terminals were lower than the data used during the extraction setup. In this interpolation scenario, the extracted STS (e.g.,  $W_H(t)$ ) from the TL-circuit-simulated data and the predicted signal by the proposed parametric NN-based model are compared in Figure 14. It is noticeable that the predicted  $W_H(t)$  waveform mimics the reference STS, which is determined from the TL V-t data extracted under PGSV variations, during the rising and falling transitions, as well as in the amplitude distortion.



**Figure 14.** Comparison between the extracted  $W_H(t)$  STS from TL V-t data under PGSV variations and the estimated STS using the NN model.

Figure 15 shows the good agreement between the predicted output voltage by the reference TL circuit and the proposed behavioral models. Consequently, Figure 16 demonstrates that the eye diagram of the proposed model perfectly mimics the TL output eye diagram while the output eye diagram of the IBIS-like model fails.



**Figure 15.** Comparison of the  $v_2(t)$  waveform of the TL circuit and NN models under predriver's PGSV variations (test case 1).



**Figure 16.** Comparison of  $v_2(t)$  eye diagrams under predriver's PGSV variations (test case 1).

The eye-opening measurements were performed under 40–60% eye boundary, and the eye threshold levels were set as 20% to 80% points on the rising and falling transitions. In fact, the timing distortion induced by the predriver PGSV variations is not captured by IBIS model because V-t data are extracted at fixed PGSV. These observations are confirmed by the numerical value of the eye diagram metrics reported in Table 3. A difference of 8.9 ps between the p2p jitter of the proposed model and the reference TL circuit model was observed.

 Table 3. Jitter performance of the TL circuit, IBIS-like, and NN models under predriver's PGSV variations (test case 1).

|                       | TL Circuit | NN Model | IBIS-Like Model |
|-----------------------|------------|----------|-----------------|
| Eye jitter (p2p) (ps) | 203.99     | 212.86   | 35.48           |
| Eye width (ps)        | 1835.92    | 1898.01  | 1995.56         |
| Eye height (V)        | 2.58       | 2.59     | 2.62            |

Therefore, the relative error of the p2p eye's jitter is 4.3% and 48%, shown by the proposed model and the IBIS-like model, respectively. The eye height is almost the same in the three eye diagrams. Consequently, predriver's circuit induces, mainly, timing distortions at the last's stage output voltage.

**Test case 2:** This validation setup assesses the extrapolation capabilities of the behavioral model. In fact, the PGSV amplitudes applied to the predriver terminals exceeds the amplitude of signals used as excitation during the extraction setup. Figure 17 shows a good match between the predicted output voltage from the proposed behavioral and the reference TL circuit models. The prediction accuracies of the eye openings are depicted in Figure 18 and their metrics are summarized in Table 4. The difference between the TL reference circuit and the NN model in the extrapolation condition of p2p jitter is 45.59 ps, which is about 9.9%. The eye height of the TL circuit and the NN model are 2.54 V and 2.53 V, respectively.

To conclude, the results of these validation setups prove that the proposed parametric NN model presents a good accuracy level in the interpolation and extrapolation conditions.



 $---v_2(t)_{TL}$   $---v_2(t)_{NN model}$ 

**Figure 17.** Comparison of  $v_2(t)$  waveform of the TL circuit and NN models under predriver's PGSV variations (test case 2).





**Figure 18.** Comparison of eye diagrams of  $v_2(t)$  under predriver's PGSV variations (test case 2).

**Table 4.** Jitter performance of the TL circuit and proposed models under predriver's PGSV variations (test case 2).

|                       | TL Circuit | NN Model |
|-----------------------|------------|----------|
| Eye jitter (p2p) (ps) | 461.19     | 415.60   |
| Eye width (ps)        | 1543.23    | 1617.23  |
| Eye height (V)        | 2.54       | 2.53     |

#### 4.2. Global Model Validation under PGSV Variations at the Predriver and Last-Stage

To ensure the model stability and reliability, a second validation step, illustrated in Figure 18, was performed. Two NN structures were used to estimate the predriver's nonlinear memory behavior. In the current simulation, decoupled P/G supply noise sources were applied at both predriver's and last-stage terminals.

**Test case 3:** sinusoidal PGSV sources were applied at the last stage  $v_{ddq_n}(t) = V_{ddq} + a_{dl} \sin(2\pi \cdot f_{dl} \cdot t)$  and  $v_{ssq_n}(t) = a_{sl} \sin(2\pi \cdot f_{sl} \cdot t)$  with the following parameters:  $a_{d_l} = 0.1 \text{ V}$ ,  $f_{d_l} = 70 \text{ MHz}$  and  $a_{s_l} = 0.2 \text{ V}$ ,  $f_{s_l} = 75 \text{ MHz}$ . The amplitudes and the frequencies of the P/G sinusoidal sources applied at the predriver stage were  $a_d = 0.12 \text{ V}$ ,  $f_d = 90 \text{ MHz}$  and  $a_s = 0.1 \text{ V}$ ,  $f_s = 80 \text{ MHz}$ .

Figure 19a shows the output voltage waveform prediction of CMOS 0.35 um I/O buffer TL circuit and the NN models, of I/O buffer under distinct P/G supply noise applied to both diver's stages. Moreover, Figure 19b presents a zoomed version of the rising edge transitions. For instance, at 1.25 V, the corresponding timing of the  $v_2(t)$  TL circuit and the NN models were 217.522 ps and 217.550 ps, respectively. These results are also confirmed by the eye diagrams plot in Figure 20 and the respective numerical results are reported in Table 5. The p2p jitter value difference between TL and proposed models was 26 ps, corresponding to 9.82% of relative error. Moreover, the difference of the p2p jitter value between the IBIS-like and the TL models was about 51.2 ps, corresponding to 23.3%.

**Test case 4:** The proposed modelling was validated considering a FDSOI 28 nm CMOS driver. A new extraction setup and NN model trainings were executed. The P/G supply noise sources of the predriver were assumed to be a superposition of two sinusoidal signals in order to evaluate the noise in a realistic scenario. Consequently, the used PGSV values presented as follows:  $V_{dc} = 1.5$  V,  $a_{d_1} = 0.11$  V,  $f_{d_1} = 125$  MHz,  $a_{d_2} = 0.03$  V,  $f_{d_1} = 85$  MHz and  $a_{s_1} = 0.1$  V,  $f_{s_1} = 225$  MHz,  $a_{s_2} = 0.04$  V,  $f_{s_2} = 160$  MHz. The P/G supply noise sources applied at the buffer last stage are:  $V_{dc} = 1.5$  V  $a_{dl} = 0.1$  V,  $f_{dl} = 210$  MHz and  $a_{sl} = 0.08$  V,  $f_{sl} = 85$  MHz.



**Figure 19.** (a) Comparison of  $v_2(t)$  waveform of the TL circuit and NN models under distinct PGSV variations applied at both driver's stages, (b) a zoomed version of the rising transition (test case 3).



**Figure 20.** Comparison of the eye diagrams of  $v_2(t)$  under distinct PGSV variations applied to both driver's stages (test case 3).

**Table 5.** Jitter performance of the TL circuit, IBIS-like, and NN models under distinct PGSV variations applied at both driver's stages (test case 3).

|                       | TL Circuit | NN Model | IBIS-Like |
|-----------------------|------------|----------|-----------|
| Eye jitter (p2p) (ps) | 219.72     | 198.12   | 168.51    |
| Eye width (ps)        | 1809.31    | 1862.53  | 1942.35   |
| Eye height (V)        | 2.31       | 2.34     | 2.38      |

Figure 21 shows the comparison of the predicted output voltage waveforms simulated based on the TL circuit and the NN models. Besides, Figure 22 shows the eye diagrams as PGSVs were applied to predriver and last-stage terminals of the TL circuit, the NN model, and the IBIS-like model. The proposed NN-based model captures the PSIJ from both I/O buffer stages while presenting a difference of 6.2 ps that corresponds to 7.3% of relative error. However, the IBIS-like mode shows a p2p eye jitter of 39.21 ps, corresponding to 46.33% as reported in Table 6.

It is worth noting that validation with pure sinusoidal or distorted sinusoidal (i.e., two-tone) PGSV variations does not affect the predicted waveform under PGSV variations because the model was trained with multi-tone sinusoidal voltages that cover the possible frequency of interest within the bandwidth of the PDN.



**Figure 21.** Comparison of  $v_2(t)$  waveform of TL circuit and NN models under two-tones PGSV variations applied at both driver's stages, for FDSOI technology (of test case 4).



**Figure 22.** Comparison of eye diagrams of  $v_2(t)$  under two-tone PGSV variations applied at both driver's stages, for FDSOI technology (test case 4).

 Table 6. Jitter performance of TL circuit, IBIS-like, and NN models under two-tone PGSV variations applied at both driver's stages (test case 4).

 TL Circuit
 NN Model
 IBIS-Like

|                       | TL Circuit | NN Model | IBIS-Like |
|-----------------------|------------|----------|-----------|
| Eye jitter (p2p) (ps) | 84.62      | 90.82    | 45.41     |
| Eye width (ps)        | 1341.04    | 1336.35  | 1381.77   |
| Eye height (V)        | 1.15       | 1.16     | 1.182     |

#### 5. Conclusions

This paper presents an improved nonlinear dynamic I/O buffer circuit behavioral modelling methodology to accurately predict the timing distortions induced by the predriver as well as by the last stage of the driver. The NN-based parametric model was developed to estimate the output switching time signals of the predriver under the power ground supply variations. The proposed model demonstrates good results in estimating the PSIJ with a decoupled supply source noise at the predriver and at the last stage of the driver.

Moreover, to evaluate the proposed model's performance in predicting the eye diagram opening and p2p jitter from transient simulation, two different I/O buffer circuit technologies were tested: 0.35  $\mu$ m and 28 nm FD-SOI technologies. The simulation results of the established model showed a good approximation for the p2p eye jitter value with worst-case relative error about 9.82%

**Author Contributions:** Conceptualization and methodology, M.S., J.N.T., R.M. and W.D.; software and validation, M.S., J.N.T., W.D. and H.B.; formal analysis, M.S. and J.N.T.; investigation, M.S., W.D. and J.N.T.; data curation, M.S. and J.N.T.; writing—original draft preparation, M.S.; writing—review and editing, M.S., R.M., W.D., J.N.T., E.M.G.R. and H.B.; supervision, R.M., J.N.T., H.B. and E.M.G.R. All authors have read and agreed to the published version of the manuscript.

**Funding:** This research was funded by Science and Technology (FCT) under the ICT (Institute of Earth Sciences) project UIDB/04683/2020; Portuguese Funds through the Foundation for Science and Technology (FCT) under the LAETA project UIDB/50022/2020.

Acknowledgments: First author would like to thank reviewers and collaborators from different Institutes and Universities for their comments and suggestions that improve the quality of the manuscript.

Conflicts of Interest: The authors declare no conflict of interest.

#### References

- 1. Fan, J.; Ye, X.; Kim, J.; Archambeault, B.; Orlandi, A. Signal integrity design for high-speed digital circuits: Progress and directions. *IEEE Trans. Electromagn. Compat.* **2010**, *52*, 392–400. [CrossRef]
- 2. Oh, D.; Shim, Y. Power integrity analysis for core timing models. In Proceedings of the 2014 IEEE International Symposium on Electromagnetic Compatibility (EMC), Raleigh, NC, USA, 4–8 August 2014; pp. 833–838.
- 3. Gupta, S. 3-T (8-T) Decoupling Capacitors for Improved PDN in LPDDR4/4X/5 System. In Proceedings of the 2019 IEEE 69th Electronic Components and Technology Conference (ECTC), Las Vegas, NV, USA, 28–31 May 2019; pp. 2097–2102.
- Dghais, W.; Souilem, M.; Zayer, F.; Chaari, A. Power Supply and Temperature Aware I/O Buffer Model for Signal-Power Integrity Simulation. *Math. Probl. Eng. J.* 2018, 2018, 1–9. [CrossRef]
- 5. Yu, H.; Michalka, T.; Larbi, M.; Swaminathan, M. Behavioral Modeling of Tunable I/O Drivers with Preemphasis Including Power Supply Noise. *IEEE Trans. Very Large Scale Integr. VLSI Syst.* **2020**, *28*, 233–242. [CrossRef]
- Canavero, F.G.; Maio, I.A.; Stievano, I.S. M[pi]log, macromodeling via parametric identification of logic gates. *IEEE Trans. Adv.* Packag. 2004, 27, 15–23.
- Signorini, G.; Siviero, C.; Grivet-Talocia, S.; Stievano, I.S. Power and Signal Integrity co-simulation via compressed macromodels of high-speed transceivers. In Proceedings of the 2015 IEEE 18th Workshop on Signal and Power Integrity (SPI), Berlin, Germany, 10–13 May 2015.
- 8. Oh, D. System level jitter characterization of high speed I/O systems. In Proceedings of the IEEE International Symposium on Electromagnetic Compatibility, Pittsburgh, PA, USA, 6–10 August 2012; pp. 173–178.
- 9. Lan, H.; Schmitt, R.; Yuan, C. Prediction and measurement of supply noise induced jitter in high-speed induced jitter in high-speed I/O interfaces. In Proceedings of the DesignCon, Santa Clara, CA, USA, 2–5 February 2009.
- 10. *I/O Buffer Information Specification;* Version 7; IBIS Open Forum: Boston, MA, USA, 2019. Available online: https://ibis.org/ver7.0/ver7\_0.pdf (accessed on 1 September 2021).
- 11. Varma, A.K.; Steer, M.; Franzon, P.D. Improving Behavioral IO Buffer Modeling Based on IBIS. *IEEE Trans. Adv. Packag.* 2008, 31, 711–721. [CrossRef]
- 12. Dghais, W.; Rodriguez, J. New Multiport I/O Model for Power-Aware Signal Integrity Analysis. *IEEE Trans. Compon. Packag. Manuf. Technol* **2016**, *6*, 447–454. [CrossRef]
- 13. Sandler, S.; Bogatin, E.; LeCroy, T.; Smith, L. Power Distribution Network (PDN) Impedance and Target Impedance. In Proceedings of the Electronic Design Innovation Conference and Exhibition, Santa Clara, CA, USA, 17–19 October 2018.
- 14. LSmith, L.D.; Bogatin, E. Principles of Power Integrity for PDN Design—Simplified: Robust and Cost Effective Design for High-Speed Digital Products; Prentice Hall: Hoboken, NJ, USA, 2017.
- 15. Sun, S.; Smith, L.D.; Boyle, P. On-Chip PDN Noise Characterization and Modeling. In Proceedings of the DesignCon, Santa Clara, CA, USA, 1–4 February 2010.
- Smith, L.; Sun, S.; Boyle, P.; Krsnik, B. System power distribution network theory and performance with various noise current stimuli including impacts on chip level timing. In Proceedings of the Custom Integrated Circuits Conference, San Jose, CA, USA, 13–16 September 2009.
- Zhang, Q.J.; Zhang, L. Neural Network Techniques for High-Speed Electronic Component Modeling. In Proceedings of the 2009 IEEE MTT-S International Microwave Workshop Series on Signal Integrity and High-Speed Interconnects, Guadalajara, Mexico, 19–20 February2009; pp. 69–72. [CrossRef]
- 18. Cao, Y.; Erdin, I.; Zhang, Q.J. Transient Behavioral Modeling of Nonlinear I/O Drivers Combining Neural Networks and Equivalent Circuits. *IEEE Microw. Wirel. Compon. Lett.* **2010**, *20*, 645–647. [CrossRef]

- 19. Chu, X.; Hwang, C.; Fan, J.; Li, Y. Analytic Calculation of Jitter Induced by Power and Ground Noise Based on IBIS I/V Curve. *IEEE Trans. Electromagn. Compat.* **2018**, *60*, 468–477. [CrossRef]
- Souilem, M.; Tripathi, J.N.; Dghais, W.; Belgacem, H. An IBIS-like Modelling for Power/Ground Noise Induced Jitter under Simultaneous Switching Outputs (SSO). In Proceedings of the 2019 IEEE 23rd Workshop on Signal and Power Integrity (SPI), Chambéry, France, 18–21 June 2019; IEEE: Piscataway, NJ, USA, 2019; pp. 1–4.